# ECE 593: Fundamentals of PreSilicon Validation Cross Reference

## Group 3: Yashodhan Wagle, Ramaa Potnis, Supreet Gulavani

The project has been divided in mainly two directories: duv/ and tb/ and contains a Makefile to run the SV project. The python script should be run before everything else providing an argument in the command line that would be equal to the NumberOfTests constraint in the Makefile

#### Makefile:

The makefile contains wildcards for the directories to be run and has the following recipes:

make clean: Cleans the build, removes all the generated test files

make setup: Sets up the work library

make compile: Compiles the project in the specified order with duv compiling first and then the tb

make tests: Creates the necessary .mem files that will be loaded into the memory. It has dynamically constrained stimuli TXN and NumberOfTests that can be specified before running the recipes. TXN specifies the transaction aka operation that would be tested by creating the mem file with the corresponding relevant opcode. NumberOfTests would eventually determine the number of files that would be created since the program size has been constrained to 1024 make release: Runs the test files generated using make tests

make report: Generates a text file called report\_func\_cov.txt with all the gathered functional coverage

make html: Generates html files of the coverage report, making it easier to view the coverage (tabular format)

make all: Runs all the recipes at once

make info: Displays all the recipes that can be run and the files in the build

### duv/:

This directory contains all the design files

- blockram.sv : A block ram module that loads from a memory file
- disassembler.sv: Disassembles the instruction codes to form a text string to be displayed
- kcpsm\_register.sv : KCPSMX 16-location register module file

- kcpsm\_rojo.sv: main file for RojoBlaze. Instantiates Instruction ROM, Instruction decode unit, register file, ALU, stack, scratchpad RAM, initializes pipeline registers, and runs the execute task
- kcpsmx\_alu.sv : ALU file that contains operations in a case statement ADD, ADDCY,
   COMPARE, SUB, SUBCY, AND, OR, TEST, XOR, RS
- kcpsmx scratch.sv: A KCPSMX 64-location scratchpad RAM module file
- kcpsmx stack.sv: KCPSMX call return stack module
- kcpsmx3 idu.sv: An instruction decode unit module
- kcpsmx3\_inc.sv: A package file that has parameters, flags, typedef enum for shift operations, opcodes, typedef structures for register/register, register/constant, scratchpad operation, port operation, jump/call/return, interrupts, instruction opcode, and type
- rojoblaze\_defs.sv : A package file that contains all the needed typedefs for the disassembler.sv file
- rojo\_ref\_model.sv: The reference model created by the team implementing the required functionality of the design. It instantiates the scratchpad module and has case statements for all the opcodes performing the necessary operations
- tb\_testprogs.sv: A testbench file by the author that instantiates the entire design
- script.py: A python script that accepts an argument that is equal to the NumberOfTests (a dynamically constrained stimulus in the Makefile and creates a test.sv file
- test.sv: Created by running the python script, updates a variable memfile[] that is used to run the .mem files in tb\_testprogs.sv

### **tb**/:

- transaction.sv: The transaction class provides constraints to generate a specific number of test cases and also options to constraint various types of instructions. Do note that since the program code length is limited to 1024 words, for test cases more than 1024, multiple files containing 1024 instructions each are created. Constraints are as follows: control\_type, logical\_type, interrupt\_type, arithmetic\_type, storage\_type, io\_type and shift\_type. These create instructions of specific type and can be constrained from the Makefile.
- generator.sv: A generator module with mailbox gen\_driv that communicates with the driver about which signals to drive. Contains an event ended that is triggered when all the inputs are driven.
  - task main: The main task that runs the mem files generated using the python script and make tests. Also randomizes the transaction class inputs

- driver.sv: This file contains an interface that is declared as a virtual interface in the driver class that's also in the same file
  - o task reset : a reset task for the driver, resets all the inputs
  - o task main: main task for the class, sends the inputs from the transaction class to the interface. Also counts the number of transactions that occurred
- environment.sv: This is the environment class that includes all the class filestransaction, generator, driver, monitor, scoreboard.
  - o task pre\_test : Calls the reset task from driver
  - task test: Calls the main tasks from the generator and the driver, fork joins both the tasks
  - task post\_test: waits for the ended event to get triggered, counts the final number of transactions generated
  - o task run : Calls all the above tasks
- env\_top.sv : Contains a program test
- rojo\_bfm.sv: A BFM to communicate between environment and design.
  - o task reset: A reset task for the design
  - task send\_op\_rojo: A task that sends signals from the environment to the design
  - task send\_op\_alu: A task that sends signals to the ALU specifically and has conditions to trigger the ALU module
- alu\_tester.sv: A tester module that generates static probability inputs for the BFM signals. Created as a part of unit testing that could not be completed
- coverage.sv: Contains all the covergroups and coverpoints in order to gather the coverage needed. There can be more coverpoints for internal registers, and they haven't been covered here since they would be a part of the unit testing. Also contains a sampling block where all the groups are sampled.
  - o covergroup cg\_input\_signals:
    - rojob\_in\_port : Coverpoint for the in\_port. 3 bins to cover values from 8'h00 to 8'FF
    - rojob interrupt : Coverpoint for the interrupt signal
    - rojob reset : Coverpoint for reset signal
    - rojob\_in\_portxrojob\_interrupt : A cross between rojob in port and rojob interrupt
    - rojob\_in\_portxrojob\_reset : A cross between rojob\_in\_port and rojob\_reset
    - rojob\_interruptxrojob\_reset : A cross between rojob interrupt and rojob reset
    - rojob in en: Coverpoint for enable signal in the block ram
    - rojob in we : Coverpoint for write enable in block ram

- rojob in enxwe: Cross for en and we
- rojob in ad: Coverpoint for ad signal in block ram
- rojob\_in\_din : Coverpoint for din signal in block ram
- rojob in write enable: Coverpoint for write enable in scratch
- rojob\_in\_operation : Coverpoint for the type of operation in ALU
- rojob in shiftop: Coverpoint for shift operation in ALU
- rojob in shiftdir: Coverpoint for shift direction in ALU
- rojob in shiftcons : Coverpoint for shift constant in ALU
- rojob\_in\_operanda : Coverpoint for operand\_a in ALU. Contains two bins opa0 and opa1
- rojob\_in\_operandb : Coverpoint for operand\_b in ALU. Contains two bins opb0 and opb1
- rojob in carryin : Coverpoint for carry in in ALU
- rojob\_in\_operationxopa : Cross for operation and operand\_a
- rojob\_in\_operationxopb : Cross for operation and operand\_b
- rojob\_in\_operandaxb : Cross for operand\_a and operand\_b
- rojob\_in\_shiftopxshiftdir: Cross for shift\_operation and shift direction
- rojob\_in\_shiftopxshiftcons : Cross for shift\_operation and shift\_constant
- rojob\_in\_shiftdirxshiftcons: Cross for shift\_direction and shift\_constant
- rojob\_in\_operandaxcin: Cross for operand\_a and carry\_in
- rojob in operandbxcin: Cross for operand b and carry in

## o covergroup cg\_output\_signals:

- rojob\_out\_portid: Coverpoint for port\_id of the main rojo module with three bins portid0, portid1, portid2
- rojob\_out\_writestrobe : Coverpoint for write\_strobe in rojo module
- rojob\_out\_readstrobe: Coverpoint for read\_strobe in rojo module
- rojob\_out\_interupptack: Coverpoint for interrupt\_ack in rojo module
- rojob\_out\_outport: Coverpoint for out\_port of the main rojo module with three bins outport0, outport1, outport2
- rojob\_out\_portidxreadstrobe: Cross between rojob\_out\_portid and rojob\_out\_readstrobe
- rojob\_out\_portidxwritestrobe: Cross between rojob\_out\_portid and rojob\_out\_writestrobe

- rojob\_out\_portidxinterruptack: Cross between rojob\_out\_portid and rojob\_out\_interruptack
- rojob\_out\_readstrobexinterruptack: Cross between rojob out readstrobe and rojob out interruptack
- rojob\_out\_writestrobexinterruptack: Cross between rojob\_out\_writestrobe and rojob\_out\_interruptack
- rojob\_out\_dout : Coverpoint for dout with two bins dout0, dout1
- rojob\_out\_result : Coverpoint for result of the ALU module with two bins res0 and res1
- rojob\_out\_zout : Coverpoint for zero\_out of the ALU module
- rojob\_out\_carryout : Coverpoint for carry\_out of the ALU module
- rojob\_out\_resultxzout : Cross between rojob\_out\_result and rojob\_out\_zout
- rojob\_out\_resultxcout : Cross between rojob\_out\_result and rojob\_out\_carryout
- tb\_monitor.sv: A monitor module for sampling signals from the duv. Contains a task main for that purpose
- testbench.sv: Instantiates all the modules-rojo\_bfm, alu\_tester, coverage\_ifid, rojo\_ref\_model. The top for the project